Conference item icon

Conference item

Leaky wires: information leakage and covert communication between FPGA long wires

Abstract:
Field-Programmable Gate Arrays (FPGAs) are integrated circuits that implement reconfigurable hardware. They are used in modern systems, creating specialized, highly-optimized integrated circuits without the need to design and manufacture dedicated chips. As the capacity of FPGAs grows, it is increasingly common for designers to incorporate implementations of algorithms and protocols from a range of third-party sources. The monolithic nature of FPGAs means that all on-chip circuits, including third party black-box designs, must share common on-chip infrastructure, such as routing resources. In this paper, we observe that a "long" routing wire carrying a logical 1 reduces the propagation delay of other adjacent but unconnected long wires in the FPGA interconnect, thereby leaking information about its state. We exploit this effect and propose a communication channel that can be used for both covert transmissions between circuits, and for exfiltration of secrets from the chip. We show that the effect is measurable for both static and dynamic signals, and that it can be detected using very small on-board circuits. In our prototype, we are able to correctly infer the logical state of an adjacent long wire over 99% of the time, even without error correction, and for signals that are maintained for as little as 82us. Using a Manchester encoding scheme, our channel bandwidth is as high as 6kbps. We characterize the channel in detail and show that it is measurable even when multiple competing circuits are present and can be replicated on different generations and families of Xilinx devices (Virtex 5, Virtex 6, and Artix 7). Finally, we propose countermeasures that can be deployed by systems and tools designers to reduce the impact of this information leakage.
Publication status:
Published
Peer review status:
Peer reviewed

Actions


Access Document


Files:
Publisher copy:
10.1145/3196494.3196518

Authors


More by this author
Institution:
University of Oxford
Division:
MPLS
Department:
Computer Science
Role:
Author
More by this author
Institution:
University of Oxford
Division:
MPLS Division
Department:
Computer Science
Role:
Author


Publisher:
Association for Computing Machinery
Host title:
ASIACCS '18 Proceedings of the 2018 on Asia Conference on Computer and Communications Security
Journal:
ASIA Conference on Information, Computer and Communications Security (AsiaCCS) More from this journal
Publication date:
2018-05-29
Acceptance date:
2018-03-03
Event location:
Incheon, Republic of Korea
Event start date:
2018-06-04
Event end date:
2018-06-08
DOI:
ISBN:
9781450355766


Keywords:
Pubs id:
pubs:829409
UUID:
uuid:5e692a42-ad09-48bd-b5a9-1cab40f152ba
Local pid:
pubs:829409
Source identifiers:
829409
Deposit date:
2018-03-13

Terms of use



Views and Downloads






If you are the owner of this record, you can report an update to it here: Report update to this record

TO TOP